| Course Number  | COE328                  |  |  |  |
|----------------|-------------------------|--|--|--|
| Course Title   | Digital Systems         |  |  |  |
| Semester/Year  | Fall 2023               |  |  |  |
| Instructor     | Professor Reza Sedaghat |  |  |  |
| TA name        | Menglu Li               |  |  |  |
| Section Number | 06                      |  |  |  |

# Lab 6 Report

| Report Title    | Design of a Simple General-Purpose |
|-----------------|------------------------------------|
|                 | Processor                          |
| Submission Date | 2023-12-03                         |
| Due Date        | 2023-12-04                         |

| Student Name | Student ID (xxxx1234) |
|--------------|-----------------------|
| Jason Su     | 501158090             |

#### 1. Table of Contents

| Cover Page.                                    | 1  |
|------------------------------------------------|----|
| Table of Contents.                             | 2  |
| Introduction                                   | 2  |
| Components                                     |    |
| Latches                                        |    |
| FSM                                            | 4  |
| 4x16 Decoder.                                  | 6  |
| ALU_1 for Problem Set 1 of the Lab 6 procedure | 7  |
| ALU 2 for Problem Set 2 of the Lab6 procedure  |    |
| ALU 3 for Problem Set 3 of the Lab6 procedure  | 14 |
| Conclusion.                                    | 16 |

#### 2. Introduction

The Simple General-Purpose Processor designed in our lab consists of 2 latches, 4 seven segment displays, an arithmetic logic unit, a FSM, and a 4x16 decoder. Each latch processes an 8-bit input (A and B) which represents the last four digits of our student number. If the reset is not on, the 8-bit input is sent to the ALU through a positive edge clock input. The FSM is a moore machine that determines and switches to the next depending on the previous state. There are a total of 9 states that switch through chronologically when data\_in is on and the clock has a positive edge. Each state has a corresponding student number digit which is sent to a seven segment display while the current state is passed onto the 4x16 decoder. The 4x16 decoder is comprised of two 3x8 decoders and converts the 4-bit state inputs into 16-bit while the enable is on. The ALU receives inputs A and B from the two latches, the state in 16-bit from the decoder, and a clock signal which is synchronous throughout the whole system. The ALU performs a different calculation of A and B depending on the state, with the sign and upper and lower four bit results sent and displayed on a seven segment display.

## 3. Components:

### Latches



The latches have three inputs, our 8-bit student number, clock, and reset. The latches are positive edge triggered and output the student number for each positive edge if reset is off. If reset is on, the output would instead be "00000000".

| Clock | A | R | Q(t + 1) |
|-------|---|---|----------|
| 0     | X | X | Q(t)     |

| 1 | 0 | 0 | Q(t) |
|---|---|---|------|
| 1 | 0 | 1 | 0    |
| 1 | 1 | 0 | 1    |
| 1 | 1 | 1 | X    |

## **FSM**





The FSM is a Moore Machine that counts through 9 states in the order of state 0 to 8. Because it is a Moore Machine, each state holds the 4-bit representation of our student number and current state. The student number is sent to a seven segment to be displayed while the 4-bit current state is sent to the 4x16 decoder.

| Clock | Data in | Reset | Student ID | Current State |
|-------|---------|-------|------------|---------------|
| 0     | 1       | 1     | XXXX       | xxxx          |
| 1     | 1       | 0     | 0000       | 0000          |
| 1     | 1       | 1     | 0101       | 0000          |
| 1     | 1       | 1     | 0000       | 0001          |
| 1     | 1       | 1     | 0001       | 0010          |
| 1     | 1       | 1     | 0001       | 0011          |
| 1     | 1       | 1     | 0101       | 0100          |
| 1     | 1       | 1     | 1000       | 0101          |
| 1     | 1       | 1     | 0000       | 0110          |
| 1     | 1       | 1     | 1001       | 0111          |
| 1     | 1       | 1     | 0000       | 1000          |

| Present State | Next State<br>Clock = 0 | Next State<br>Clock = 1 | Student ID |
|---------------|-------------------------|-------------------------|------------|
| 0000          | 0000                    | 0001                    | 0000       |
| 0001          | 0001                    | 0010                    | 0101       |
| 0010          | 0010                    | 0011                    | 0000       |
| 0011          | 0011                    | 0100                    | 0001       |
| 0100          | 0100                    | 0101                    | 0001       |
| 0101          | 0101                    | 0110                    | 0101       |

| 0110 | 0110 | 0111 | 1000 |
|------|------|------|------|
| 0111 | 0111 | 1000 | 0000 |
| 1000 | 1000 | 0000 | 1001 |

### 4x16 Decoder





The 4x16 Decoder utilizes two 3x8 decoders, two AND gates, a NOT gate, and a bus splitter/adder. The bus splitter/adder is needed to split the single 4 variable vector input into two nodes, then combine the two 8 variable vector outputs into a single 15 variable vector. The state input is received from the FSM in 4-bit and is converted into a 16-bit state while the enable is active. The 16-bit state is sent to the ALU as the microcode to determine the state and function.

| Enable | Current State | Output          |
|--------|---------------|-----------------|
| 0      | x             | 000000000000000 |
| 1      | 0000          | 000000000000001 |
| 1      | 0001          | 000000000000010 |
| 1      | 0010          | 000000000000100 |
| 1      | 0011          | 000000000001000 |
| 1      | 0100          | 000000000010000 |
| 1      | 0101          | 000000000100000 |
| 1      | 0110          | 000000001000000 |
| 1      | 0111          | 000000010000000 |
| 1      | 1000          | 000000100000000 |

## 4. ALU 1 for Problem Set 1 of the Lab 6 procedure



|           | Name       | alue | 0 ps 80.0 r         | ns 160.0 ns                             | 240.0 ns | 320.0 ns     | 400.0 ns | 480.0 ns  | 560.0 ns | 640.0 ns     | 720.0 ns | 800.0 ns   | 880.0 ns      | 960.0 ns       |
|-----------|------------|------|---------------------|-----------------------------------------|----------|--------------|----------|-----------|----------|--------------|----------|------------|---------------|----------------|
|           | Name       | 0 ps | 0 ps                |                                         |          |              |          |           |          |              |          |            |               |                |
| 15-       | CLOCK      | B 0  |                     |                                         |          |              |          |           |          |              |          |            |               |                |
| is.       | ±- A       | В    |                     |                                         |          |              |          | 10000000  |          |              |          |            |               |                |
| is is     | ⊕-B        | В    |                     |                                         |          |              |          | 10010000  |          |              |          |            |               |                |
| i         | E-OUTPUT   | В    | 0000000000000000000 | 000000000000000000000000000000000000000 | 0000     | 000000000100 | 000000   | 000001000 | (000000  | 0000010000 💢 | 000000   | 0000100000 | 0000000010000 | 00000001000000 |
| out<br>-> | NEG        | В 0  |                     |                                         |          |              |          |           |          |              |          |            |               |                |
| **        | E- RESULT1 | В    | 0000                | X 1110                                  | X        |              |          | 1111      |          |              | X        |            | 0000          |                |
| <u>84</u> | ⊕ RESULT2  | В    | 1000                | 1110                                    | X        |              | 0111     |           | Х        | 0110         | X        | 1000       | 1001          | 0001           |
|           |            |      |                     |                                         |          |              |          |           |          |              |          |            |               |                |
|           |            |      |                     |                                         |          |              |          |           |          |              |          |            |               |                |
|           |            |      |                     |                                         |          |              |          |           |          |              |          |            |               |                |
|           |            |      |                     |                                         |          |              |          |           |          |              |          |            |               |                |
|           |            |      |                     |                                         |          |              |          |           |          |              |          |            |               |                |

Above is the block diagram and waveform for the ALU. The ALU has 4 inputs: Clock, A, B, and OP (microcode). The ALU switches state with each positive clock edge. There are also 3 outputs: neg, R1, and R2. Neg determines whether the output is negative or not and will display a "-". R1 represents the lower 4-bits of the result while R2 represents the upper 4-bits. The outputs are sent to a seven segment to be displayed. The function of the ALU is to perform an operation/calculation of the inputs A and B depending on the current state. The current state is determined by the microcode and the operations for each state is included in the table below:

| Function # | Microcode        | Operation / Function    |
|------------|------------------|-------------------------|
| 1          | 000000000000001  | sum(A,B)                |
| 2          | 0000000000000010 | diff(A,B)               |
| 3          | 000000000000100  | $\overline{A}$          |
| 4          | 000000000001000  | $\overline{A \cdot B}$  |
| 5          | 000000000010000  | $\overline{A + B}$      |
| 6          | 000000000100000  | $A\cdot B$              |
| 7          | 000000001000000  | $A \oplus B$            |
| 8          | 000000010000000  | A + B                   |
| 9          | 000000100000000  | $\overline{A \oplus B}$ |



Above is the complete waveform and block diagram. R\_First\_4 represents the upper 4-bits of the result while R\_Last\_4 represents the lower 4-bits. In the waveform, the outputs also display the 7th variable separate from the variable group; however, the values are still correct. The outputs are the 8-bit representation of the seven segment which are inverted since the seven segments take the inversion of the abcdef values. The reset\_FSM is also inverted as it was programmed to a button; 1 - reset is off, 0 - reset is on.

# 5. ALU\_2 for Problem Set 2 of the Lab6 procedure

I was assigned modification c with the functions in the table below:

| Function # | Microcode        | Operation / Function                               |
|------------|------------------|----------------------------------------------------|
| 1          | 000000000000001  | Produce the difference between A and B             |
| 2          | 0000000000000010 | 2 Produce the 2's complement of B                  |
| 3          | 000000000000100  | Swap the lower 4 bits of A with lower 4 bits of B  |
| 4          | 000000000001000  | Produce null on the output                         |
| 5          | 000000000010000  | Decrement B by 5                                   |
| 6          | 000000000100000  | Invert the bit-significance order of A             |
| 7          | 000000001000000  | Shift B to left by three bits, input bit = 1 (SHL) |
| 8          | 000000010000000  | Increment A by 3                                   |
| 9          | 000000100000000  | Invert all bits of B                               |



Part 2 follows the same design as Part 1 with modifications in the ALU core. Each state performs a different operation which was changed in the VHDL code for the ALU. The same inputs/outputs and decoder microcodes are used as in part 1.



The first waveform above shows the outputs of all 9 of the functions with R2 being the upper 4-bits and R1 being the lower 4-bits. As seen in the waveform, for each positive edge, the output changes depending on the current state (OP). The values for A and B are my student number in binary 8-bit. The second waveform is the complete waveform which instead shows the 8-bit output values for the seven segment. Just like in part 1, reset\_FSM and the 8-bit values are inverted.

Below is the modified VHDL code for the Switch/Case statement in the ALU:

case OP is

```
WHEN "000000000000001" =>

--Produce the difference between A and B

if(Reg2 > Reg1)then

Result <= Reg1 + (NOT(Reg2+1));

Neg <= '1';

else

Result <= Reg1 - Reg2;

Neg <= '0';
```

```
WHEN "0000000000000010" =>
       -- Produce the 2's complement of B
       for i in 0 to 7 loop
              if (j = 0) then--same if j=0, inverts if j=1
                      if(Reg2(i) = '1') then --Result = B until first bit = 1
                             Result(i) <= '1';
                             j := 1;
                      else
                             Result(i) \leq 10';
                      end if;
              elsif(j = 1)then--inverts
                      if(Reg2(i) = '1') then
                             Result(i) \le '0';
                      else
                             Result(i) \le '1';
                      end if;
              end if;
       end loop;
       Neg \le '0';
WHEN "000000000000100" =>
       --Swap the lower 4 bits of A with lower 4 bits of B
       Result(7 downto 4) <= Reg1(7 downto 4);
       Result(3 downto 0) <= Reg2(3 downto 0);
       Neg \le '0';
WHEN "000000000001000" =>
       --Produce null on the output
       Result <= null;
       Neg \leq 10';
WHEN "000000000010000" =>
       -- Decrement B by 5
```

end if;

Result  $\leq$  Reg2 - 5;

```
Neg \leq 10';
WHEN "000000000100000" =>
       --Invert the bit-significance order of A
       Result(7) \leq Reg1(0);
       Result(6) \leq Reg1(1);
       Result(5) \leq Reg1(2);
       Result(4) \leq Reg1(3);
       Result(3) \leq Reg1(4);
       Result(2) \leq Reg1(5);
       Result(1) \leq Reg1(6);
       Result(0) \leq Reg1(7);
       Neg \le '0';
WHEN "000000001000000" =>
       --Shift B to left by three bits, input bit = 1 (SHL)
       Result <= shift left(unsigned(Reg2), 3);
       Result(2) \leq '1';
       Result(1) <= '1';
       Result(0) \le '1';
       Neg \le '0';
WHEN "000000010000000" =>
       --Increment A by 3
       Result \leq Reg1 + 3;
       Neg \leq 10';
WHEN "000000100000000" =>
       --Invert all bits of B
       for i in 0 to 7 loop
              if(Reg2(i) = '1') then
                      Result(i) \le '0';
              else
                      Result(i) \le '1';
              end if;
       end loop;
       Neg \le '0';
WHEN OTHERS =>
       -- Dont care; do nothing
```

```
Result <= "----";
Neg <= '0';
```

end case;

# 6. ALU\_3 for Problem Set 3 of the Lab6 procedure

I was assigned modification c with the following instructions:

For each microcode instruction, display 'y' if the FSM output (student\_id) had an odd parity and 'n' otherwise.









Part 3 asks for a modified Control Unit and ALU which will take the student number as an input and display "y" or "n" depending on its parity. Above is the waveform for the modified ALU showing the result as "1111" for "y" and "0000" for "n". The second waveform is the complete waveform with the 8-bit seven segment displays as the output.

```
for i in 0 to 3 loop --counts number of 1's if(id(i) = '1') then \\ j := j+1; \\ end if; \\ end loop; \\ if(j mod 2 = 0) then --if even number of 1's; odd parity = true \\ Result <= "1111"; -- y \\ else
```

```
Result \le "0000"; -- n end if; j := 0;
```

Here is the VHDL code used to determine whether there is an odd parity bit or not. The loop counts through all values of the 4-bit student number and increments "j" if there is a "1". If there is an even number of "1"s that means the odd parity bit would be "1", and "0" if there's an odd number of "1"s. If the result is "1111" the seven segment will display "y" with the bits "1000110" (The seven segment displays take inverted inputs). If the result is "0000" the seven segment will instead display "n" with the bits "1101010".

### 7. Conclusion

In conclusion, our Simple General-Purpose Processor, featuring two latches, four seven-segment displays, an arithmetic logic unit (ALU), a finite state machine (FSM), and a 4x16 decoder, has the ability to perform various calculations and operations with user input. The processor's utilization of eight-bit inputs, representing the last four digits of our student number, as well as an individual part 2 and 3, ensures a personalized system that is unique to our group. The system is able to transfer data to the ALU synchronously through each positive edge clock input when the reset is inactive. The Moore machine-based FSM is able to sequence through nine states, each linked to a different student number digit. Our system also has a visual output representation through the seven-segment display, enhancing accessibility of processed data. The ALU showcases the versatility and uniqueness of our system as it computes different calculations based on state and assigned modifications. This project has served as a valuable learning experience as we were able to implement components from each lab to create a functional general-purpose processor.